标题: | 应用于行动通讯之下世代低功耗视讯解码器 Next-Generation Low-Power Video Decoder for Mobile Communications |
作者: | 李镇宜 LEE CHEN-YI 国立交通大学电子工程学系及电子研究所 |
关键字: | 视讯解码系统;多模式;多标准;低功耗;低成本;Video Decoder;Multi-Mode;Multi-Standard;Low-Power;Low-Cost |
公开日期: | 2009 |
摘要: | 新一代的视讯解码系统,除了必须满足多标准和多模式的操作模式外,更重要的是如何降低功耗,以及随着电源能量的多寡,提供行动视讯的最佳终端服务需求。在此三年(2008/8~2011/7)的研究计画中,我们将延续过去三年(2005/8~2008/7)在视讯处理器的研究成果,朝低功耗、低成本、以及多模式的视讯解码方案进行多项关键技术的研究。在多模式的研究议题上,主要将H.264/SVC的功能需求加入现有的双模式(MPEG2和H.264)硬体平台上,探讨新的关键模组的实现方案,以及从系统整体行为模式和效能的考量下,提出一更好的系统硬体架构,有助于单独系统的效能展现和以IP为次系统的整合效益。在低成本的研究议题上,主要考量到如何降低解码过程所需求的记忆容量,并采用外挂的记忆体模组,尤其当动态补偿所需求的高记忆体容量和频宽时,如何充分使用有限的资源(记忆容量和频宽),达成符合标准解码的运算需求。在低功耗的设计议题上,我们除了分析解码行为的特征和架构的相依性,藉以探讨系统、个别模组、资料流等不同层级的低功耗设计方法,亦将奈米级制程所衍生的漏电流效应,一并考量,提供符合视讯解码标准下的低功耗设计方案。此外,我们亦将建立FPGA的雏形系统展示平台,有利于关键模组和系统行为的呈现。 Abstract: It is well understood that research efforts, for next-generation video decoding system, have to cover not only multi-standard and multi-mode operation capability, but also less power dissipation and power awareness with optimal picture quality, especially when mobile video services are taken into account. As a result, in this 3-year (2008/8~2011/7) research project proposal, we’ll further investigate several key issues related to so-called low-power, low-cost, and multi-mode video decoder solutions. Based on our previous work on a dual-mode video (2005/8~2008/7), we’ll leverage the available design platform and research results to further explore new design approaches. For multi-mode task, we’ll investigate the specifications defined in H.264/SVC and add those key modules into our H.264/MPGE2 decoder platform. Not only new key modules will be explored, but also system decoding behavior will be analyzed to study a better system architectural model so that a stand-alone and IP-based decoder solution can be obtained. For low-cost issue, the major problem lies in memory management and limited bus bandwidth. It is necessary to take into account available stand-alone memory modules, even SoC solutions become a must. Therefore developing a well-organized memory hierarchy and access mechanism to meet decoding requirements under limited resources (storage space and bus bandwidth) will be further explored. For low-power issue, an analysis of the decoding behavior and related hardware architecture will be conducted. Thus system exploration, module design, and data flow will be investigated to reduce power dissipation at different levels. In addition, leakage current due to nano-meter CMOS process will also be considered to provide a competitive video decoder solution. Finally an FPGA prototype will be set up to evaluate the performance of the proposed video decoder and related key modules. |
官方说明文件#: | NSC97-2221-E009-167-MY3 |
URI: | http://hdl.handle.net/11536/101119 https://www.grb.gov.tw/search/planDetail?id=1752770&docId=298824 |
显示于类别: | Research Plans |
文件中的档案:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.