標題: | An integrated 60-GHz front-end receiver with a frequency tripler using 0.13-mu m CMOS technology |
作者: | Chen, Po-Hung Chen, Min-Chiao Wu, Chung-Yu 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2007 |
摘要: | In this paper, a 60-GHz CMOS direct-conversion receiver integrated with a frequency tripler is proposed. The proposed receiver consists of a low-noise amplifier (LNA), a down-conversion mixer, output buffers, and a frequency tripler. This chip is designed using 0.13-mu m CMOS technology. By using a frequency tripler, the operating frequency of the PLL can be reduced from 60 GHz to 20 GHz. This makes the implementation of the PLL much easier. According to the simulation results, the receiver has a noise figure (NF) of 7.6 dB, a power gain of 29.2 dB. It consumes 14.2 mW from a 1.2-V power supply. |
URI: | http://hdl.handle.net/11536/10267 http://dx.doi.org/10.1109/ICECS.2007.4511119 |
ISBN: | 978-1-4244-1377-5 |
DOI: | 10.1109/ICECS.2007.4511119 |
期刊: | 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4 |
起始頁: | 829 |
結束頁: | 832 |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.