標題: An Integrated CMOS Front-End Receiver with a Frequency Tripler for V-Band Applications
作者: Chen, Po-Hung
Chen, Min-Chiao
Ko, Chun-Lin
Wu, Chung-Yu
電子工程學系及電子研究所
電信工程研究所
Department of Electronics Engineering and Institute of Electronics
Institute of Communications Engineering
關鍵字: V-band;transceivers;CMOS subharmonic frequency tripler;monolithic microwave integrated circuit (MMIC)
公開日期: 1-六月-2010
摘要: A direct-conversion receiver integrated with the CMOS subharmonic frequency tripler (SET) for V-band applications is designed, fabricated and measured using 0.13-mu m CMOS technology. The receiver consists of a low-noise amplifier, a down-conversion mixer, an output buffer, and an SET. A fully differential SFT is introduced to relax the requirements on the design of the frequency synthesizer. Thus, the operational frequency of the frequency synthesizer in the proposed receiver is only 20 GHz. The fabricated receiver has a maximum conversion gain of 19.4 dB, a minimum single-side band noise figure of 10.2 dB, the input-referred 1-dB compression point of -20 dBm and the input third order inter-modulation intercept point of -8.3 dB. It draws only 15.8 mA from a 1.2-V power supply with a total chip area of 0.794 mm x 0.794 mm. As a result, it is feasible to apply the proposed receiver in low-power wireless transceiver in the V-band applications.
URI: http://dx.doi.org/10.1587/transele.E93.C.877
http://hdl.handle.net/11536/5284
ISSN: 0916-8524
DOI: 10.1587/transele.E93.C.877
期刊: IEICE TRANSACTIONS ON ELECTRONICS
Volume: E93C
Issue: 6
起始頁: 877
結束頁: 883
顯示於類別:期刊論文


文件中的檔案:

  1. 000279250900023.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。