完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Po-Hungen_US
dc.contributor.authorChen, Min-Chiaoen_US
dc.contributor.authorWu, Chung-Yuen_US
dc.date.accessioned2014-12-08T15:13:17Z-
dc.date.available2014-12-08T15:13:17Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-1377-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/10267-
dc.identifier.urihttp://dx.doi.org/10.1109/ICECS.2007.4511119en_US
dc.description.abstractIn this paper, a 60-GHz CMOS direct-conversion receiver integrated with a frequency tripler is proposed. The proposed receiver consists of a low-noise amplifier (LNA), a down-conversion mixer, output buffers, and a frequency tripler. This chip is designed using 0.13-mu m CMOS technology. By using a frequency tripler, the operating frequency of the PLL can be reduced from 60 GHz to 20 GHz. This makes the implementation of the PLL much easier. According to the simulation results, the receiver has a noise figure (NF) of 7.6 dB, a power gain of 29.2 dB. It consumes 14.2 mW from a 1.2-V power supply.en_US
dc.language.isoen_USen_US
dc.titleAn integrated 60-GHz front-end receiver with a frequency tripler using 0.13-mu m CMOS technologyen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ICECS.2007.4511119en_US
dc.identifier.journal2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4en_US
dc.citation.spage829en_US
dc.citation.epage832en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000255014801028-
顯示於類別:會議論文


文件中的檔案:

  1. 000255014801028.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。