標題: | A simulated model for cycle time reduction by acquiring optimal lot size in semiconductor manufacturing |
作者: | Wang, Chia-Nan Wang, Chih-Hong 工業工程與管理學系 Department of Industrial Engineering and Management |
關鍵字: | lot size;cycle time;simulation;bottleneck;wafer release |
公開日期: | 1-Oct-2007 |
摘要: | Cycle time reduction is one of the most critical issues in gaining a competitive advantage in wafer fabrication. People widely recognize that lot size reduction can effectively shorten production cycle time. Due to the constraints of conventional equipment and technology, this concept has not been widely applied in wafer fabrication. However, because of the invention of new technology, restrictions on equipment and processes have been reduced in recent years. Wafer lot sizing policy thus becomes an alternative in reducing cycle time. This study develops a simulation model which can acquire optimal lot size to reduce cycle time under different bottleneck loading environments. Simulation experiments based on realistic data from a Taiwan semiconductor fabricator are conducted. Sensitivity analyses of lot sizing impact upon cycle time reduction in wafer fabrication are performed as well. Numerical results demonstrate that the proposed model is sound in acquiring the optimal lot size for cycle time reduction in different loading scenarios. The model can help fabrication managers obtain optimal lot sizes in different bottleneck situations to effectively reduce product cycle time. |
URI: | http://dx.doi.org/10.1007/s00170-006-0884-9 http://hdl.handle.net/11536/10272 |
ISSN: | 0268-3768 |
DOI: | 10.1007/s00170-006-0884-9 |
期刊: | INTERNATIONAL JOURNAL OF ADVANCED MANUFACTURING TECHNOLOGY |
Volume: | 34 |
Issue: | 9-10 |
起始頁: | 1008 |
結束頁: | 1015 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.