Full metadata record
DC FieldValueLanguage
dc.contributor.author劉志尉en_US
dc.contributor.author張國強en_US
dc.contributor.author歐士豪en_US
dc.contributor.author陳鈺文en_US
dc.date.accessioned2014-12-16T06:11:46Z-
dc.date.available2014-12-16T06:11:46Z-
dc.date.issued2013-12-01en_US
dc.identifier.govdocG06F007/57zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/103178-
dc.description.abstract一種運算模組,係設計為串接式資料路徑,包括第一加法器、耦接至該第一加法器的第一移位器、耦接至該第一移位器且接收外部之運算參數訊號的乘法器、耦接至該乘法器之位數對齊單元、耦接至該位數對齊單元之第二加法器以及耦接至該第二加法器的第二移位器。本發明之運算模組藉由串接式資料路徑之設計,相較於純量處理器,可有效地減少整體運算時間,且相較於多指令分發處理器具有更少的輸出端及輸入端之需求,因此可大幅降低數位訊號處理器之功率消耗。zh_TW
dc.language.isozh_TWen_US
dc.title運算模組、裝置及系統zh_TW
dc.typePatentsen_US
dc.citation.patentcountryTWNzh_TW
dc.citation.patentnumber201349102zh_TW
Appears in Collections:Patents


Files in This Item:

  1. 201349102.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.