完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsieh, Chen-Yuen_US
dc.contributor.authorChen, Ming-Jeren_US
dc.date.accessioned2014-12-08T15:13:26Z-
dc.date.available2014-12-08T15:13:26Z-
dc.date.issued2007-09-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LED.2007.902985en_US
dc.identifier.urihttp://hdl.handle.net/11536/10383-
dc.description.abstractWe measure the conduction-band electron direct tunneling current through the 1.27-nm gate oxide of nMOSFETs transistors that undergo longitudinal stress via a layout technique. With known process parameters and published deformation potential constants as input, fitting of the measured direct tunneling current versus gate voltage leads to the channel stress of around 0, -100, and -300 MPa for a gate-to-trench isolation spacing of 2.4, 0.495, and 0.21 mu m, respectively. To examine the accuracy of the method, a link with the mobility and threshold voltage measurements on the same device is conducted. The resulting piezoresistance coefficient and band offset are in good agreement with the literature values. The layout technique used is validated as well.en_US
dc.language.isoen_USen_US
dc.subjectmechanical stressen_US
dc.subjectMOSFETen_US
dc.subjectpiezoresistanceen_US
dc.subjectshallow trench isolation (STI)en_US
dc.subjectstrainen_US
dc.subjecttunnelingen_US
dc.titleMeasurement of channel stress using gate direct tunneling current in uniaxially stressed nMOSFETsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LED.2007.902985en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume28en_US
dc.citation.issue9en_US
dc.citation.spage818en_US
dc.citation.epage820en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000249023500013-
dc.citation.woscount8-
顯示於類別:期刊論文


文件中的檔案:

  1. 000249023500013.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。