完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chuang Ching-Te | en_US |
dc.contributor.author | Yang Hao-I | en_US |
dc.contributor.author | Hsia Mao-Chih | en_US |
dc.contributor.author | Hwang Wei | en_US |
dc.contributor.author | Chen Chia-Cheng | en_US |
dc.contributor.author | Shih Wei-Chiang | en_US |
dc.date.accessioned | 2014-12-16T06:13:54Z | - |
dc.date.available | 2014-12-16T06:13:54Z | - |
dc.date.issued | 2014-02-25 | en_US |
dc.identifier.govdoc | G11C011/21 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104407 | - |
dc.description.abstract | A SRAM that keeps the memory cell array under a low voltage in the Standby mode and Write mode, and raises the memory cell array supply voltage to a high voltage in the Read mode. A SRAM comprising: at least one memory cell circuit, comprising a latch circuit with at least two inverters, and comprising two power receiving terminals for receiving power; and a power supplying circuit, for providing the power to the memory cell circuit, such that the voltages at the power receiving terminals of the latch circuit is below a predetermined voltage level when data is written to the latch circuit. In one embodiment, the memory cell circuit includes a plurality of data accessing terminals and the data accessing terminals are respectively controlled by at least two pass-transistor switch devices. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Low power static random access memory | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 08659936 | zh_TW |
顯示於類別: | 專利資料 |