完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen Wei-Zen | en_US |
dc.contributor.author | Yang Song-Yu | en_US |
dc.date.accessioned | 2014-12-16T06:14:18Z | - |
dc.date.available | 2014-12-16T06:14:18Z | - |
dc.date.issued | 2011-07-12 | en_US |
dc.identifier.govdoc | H03L007/06 | zh_TW |
dc.identifier.govdoc | H03L007/00 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104650 | - |
dc.description.abstract | A digital PLL frequency synthesizer characterized by fast-locking and low-jitters is presented. The PLL comprises a phase detector, a controllable oscillator, a loop filter having an automatically-adjusted loop gain, a feedback phase integration circuit, and a reference phase integration circuit. Fast-locking is achieved by dynamically adjusting forward-path gain and integral-path gain according to the output of the phase detector and the output of the integral-path during phase tracking. A skew-compensated counter circuit is proposed, which incorporates an asynchronous counter, a data register and a sample phase generator and features high-speed and low-power operation. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Digital fast-locking frequency synthesizer | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 07978014 | zh_TW |
顯示於類別: | 專利資料 |