標題: Pipeline-based reconfigurable mixed-radix FFT processor
作者: Lai
Chi-Chen
Hwang
Wei
公開日期: 7-Dec-2010
摘要: The present invention discloses a fast Fourier transform (FFT) processor based on multiple-path delay commutator architecture. A pipelined architecture is used and is divided into 4 stages with 8 parallel data path. Yet, only three physical computation stages are implemented. The process or uses the block floating point method to maintain the signal-to-noise ratio. Internal storage elements are required in the method to hold and switch intermediate data. With good circuit partition, the storage elements can adjust their capacity for different modes, from 16-point to 4096-point FFTs, by turning on or turning off the storage elements.
官方說明文件#: G06F017/14
G06F015/00
URI: http://hdl.handle.net/11536/104687
專利國: USA
專利號碼: 07849123
Appears in Collections:Patents


Files in This Item:

  1. 07849123.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.