標題: Instruction pre-fetch amount control with reading amount register flag set based on pre-detection of conditional branch-select instruction
作者: Chen
Pao-Lung
Lee
Chen-Yi
公開日期: 11-Jan-2005
摘要: An architecture of method for fetching microprocessor's instructions is provided to pre-fetch and pre-decode a next instruction. If the instruction pre-decoded is found a conditional branch instruction, an instruction reading-amount register is set for reading two instructions next to the current instruction in the program memory, or one is read instead if the next instruction is found an instruction other than the conditional branch one so as to waive reading of unnecessary program memory and thereby reduce power consumption.
官方說明文件#: G06F007/38
G06F009/00
G06F009/44
G06F015/00
G06F009/30
G06F009/40
G06F001/26
G06F001/32
URI: http://hdl.handle.net/11536/104836
專利國: USA
專利號碼: 06842846
Appears in Collections:Patents


Files in This Item:

  1. 06842846.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.