完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | HONG Hao-Chiao | en_US |
dc.contributor.author | HSIEH Tsung-Yin | en_US |
dc.date.accessioned | 2014-12-16T06:14:49Z | - |
dc.date.available | 2014-12-16T06:14:49Z | - |
dc.date.issued | 2014-04-10 | en_US |
dc.identifier.govdoc | H03M001/10 | zh_TW |
dc.identifier.govdoc | H03M001/12 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104928 | - |
dc.description.abstract | A method for estimating capacitance weight errors of a digital-to-analog converter and a successive approximation (SA) analog-to-digital converter (ADC) using the same are disclosed, and the SA ADC includes a comparator, a capacitor set, a switch set and a controller. The capacitor set includes a primary capacitor array including a plurality of binary-weighted capacitors, and a secondary capacitor array including a plurality of binary-weighted capacitors with known capacitance weights. The controller controls the switch set and repeats the steps of pre-charging the primary capacitor array, redistributing electric charges to the primary capacitor array and the secondary capacitor array, and performing a successive approximation binary searching on the primary capacitor array and the secondary capacitor array to calculate the capacitance weight error of each capacitor in the primary capacitor array. The calculated capacitance weight errors are used for calibrating the output of the successive approximation ADC. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | METHOD FOR ESTIMATING CAPACITANCE WEIGHT ERRORS AND SUCCESSIVE APPROXIMATION ANALOG TO DIGITAL CONVERTER USING THE SAME | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20140097975 | zh_TW |
顯示於類別: | 專利資料 |