完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | CHUANG Ching-Te | en_US |
dc.contributor.author | LIEN Nan-Chun | en_US |
dc.contributor.author | LIAO Wei-Nan | en_US |
dc.contributor.author | CHU Li-Wei | en_US |
dc.contributor.author | CHANG Chi-Shin | en_US |
dc.contributor.author | TU Ming-Hsien | en_US |
dc.date.accessioned | 2014-12-16T06:14:50Z | - |
dc.date.available | 2014-12-16T06:14:50Z | - |
dc.date.issued | 2014-03-06 | en_US |
dc.identifier.govdoc | G11C011/412 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104945 | - |
dc.description.abstract | A control circuit of SRAM and an operating method thereof are provided. The control circuit includes a memory array, a word-line driver, a boost circuit and a voltage level detecting circuit. The memory array includes a plurality of memory cells. Each memory cell includes a plurality of transistors. The word-line driver is to activate the word-line of the memory array for cell storage data access. The boost circuit is to provide the higher voltage source for the word-line driver and a first operating voltage for boosting the first operating voltage to a second operating voltage. The voltage level detecting circuit is detecting if the first operation voltage needed boosted with boost-operation and a detecting-trigger signal and controls the operating of the boost circuit based on the detecting-trigger signal, the first operating voltage and a predetermined voltage. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | CONTROL CIRCUIT OF SRAM AND OPERATING METHOD THEREOF | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20140063918 | zh_TW |
顯示於類別: | 專利資料 |