完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Jou Shyh-Jye | en_US |
dc.contributor.author | Lin Jhih-Yu | en_US |
dc.contributor.author | Chuang Ching-Te | en_US |
dc.contributor.author | Tu Ming-Hsien | en_US |
dc.contributor.author | Chiu Yi-Wei | en_US |
dc.date.accessioned | 2014-12-16T06:14:56Z | - |
dc.date.available | 2014-12-16T06:14:56Z | - |
dc.date.issued | 2013-08-01 | en_US |
dc.identifier.govdoc | G11C011/00 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/105012 | - |
dc.description.abstract | A single-ended SRAM including at least one memory cell and a third switch is provided. The memory cell includes a data-latching unit, a first switch, a second switch and a data-transferring unit. The data-latching unit is configured for latching the received input data and provides a storage data and the inverse data of the storage data. The first switch transfers a reference data to the data-latching unit according to a first word-line signal. The second switch transfers the reference data to the data-latching unit according to a second word-line signal. The data-transferring unit decides whether or not to transfer the reference data to the bit-line according to the storage data and a control signal. The third switch receives the reference data and the control signal and transfers the reference data to the first switch, the second switch and the data-transferring unit according to the control signal. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | SINGLE-ENDED SRAM WITH CROSS-POINT DATA-AWARE WRITE OPERATION | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20130194861 | zh_TW |
顯示於類別: | 專利資料 |