完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChuang Ching-Teen_US
dc.contributor.authorYang Hao-Ien_US
dc.contributor.authorHsia Mao-Chihen_US
dc.contributor.authorHwang Weien_US
dc.contributor.authorChen Chia-Chengen_US
dc.contributor.authorShih Wei-Chiangen_US
dc.date.accessioned2014-12-16T06:15:18Z-
dc.date.available2014-12-16T06:15:18Z-
dc.date.issued2012-01-12en_US
dc.identifier.govdocG11C005/14zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/105226-
dc.description.abstractA SRAM that keeps the memory cell array under a low voltage in the Standby mode and Write mode, and raises the memory cell array supply voltage to a high voltage in the Read mode. A SRAM comprising: at least one memory cell circuit, comprising a latch circuit with at least two inverters, and comprising two power receiving terminals for receiving power; and a power supplying circuit, for providing the power to the memory cell circuit, such that the voltages at the power receiving terminals of the latch circuit is below a predetermined voltage level when data is written to the latch circuit. In one embodiment, the memory cell circuit includes a plurality of data accessing terminals and the data accessing terminals are respectively controlled by at least two pass-transistor switch devices.zh_TW
dc.language.isozh_TWen_US
dc.titleLOW POWER STATIC RANDOM ACCESS MEMORYzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20120008449zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 20120008449.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。