標題: Address Generation Apparatus And Method For Quadratic Permutation Polynomial Interleaver De-Interleaver
作者: Lee, Shuenn-Gi
Wang, Chung-Hsuan
Sheen, Wern-Ho
公開日期: 17-Mar-2011
摘要: An address generation apparatus for a quadratic permutation polynomial (QPP) interleaver is provided. It comprises a basic recursive unit, and L recursive units represented by first recursive unit up to Lth recursive units. The apparatus inputs a plurality of configurable parameters according to a QPP function Π(i)=(f1i+f2i2) mod k, generates a plurality of interleaver addresses in serial via the basic recursive unit, and generates L groups of corresponding interleaver addresses via the first up to the Lth recursive units, wherein Π(i) is the i-th interleaver address generated by the apparatus, f1 and f2 are QPP coefficients, and k is information block length of an input sequence, 0≦i≦k−1.
官方說明文件#: H03M013/05
G06F011/10
URI: http://hdl.handle.net/11536/105320
專利國: USA
專利號碼: 20110066914
Appears in Collections:Patents


Files in This Item:

  1. 20110066914.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.