完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCHEN, WEI-ZENen_US
dc.contributor.authorYANG, SONG-YUen_US
dc.date.accessioned2014-12-16T06:15:42Z-
dc.date.available2014-12-16T06:15:42Z-
dc.date.issued2010-02-18en_US
dc.identifier.govdocH03L007/085zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/105444-
dc.description.abstractA digital PLL frequency synthesizer characterized by fast-locking and low-jitters is presented. The PLL comprises a phase detector, a controllable oscillator, a loop filter having an automatically-adjusted loop gain, a feedback phase integration circuit, and a reference phase integration circuit. Fast-locking is achieved by dynamically adjusting forward-path gain and integral-path gain according to the output of the phase detector and the output of the integral-path during phase tracking. A skew-compensated counter circuit is proposed, which incorporates an asynchronous counter, a data register and a sample phase generator and features high-speed and low-power operation.zh_TW
dc.language.isozh_TWen_US
dc.titleDIGITAL FAST-LOCKING FREQUENCY SYNTHESIZERzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20100039183zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 20100039183.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。