標題: | Delayed precise invalidation - A software cache coherence scheme |
作者: | Hwang, TS Lu, NP Chung, CP 交大名義發表 資訊工程學系 National Chiao Tung University Department of Computer Science |
關鍵字: | cache coherence;compilers;invalidation |
公開日期: | 1-Sep-1996 |
摘要: | Software cache coherence schemes are very desirable in the design of scalable multiprocessors and massively parallel processors. The authors propose a software cache coherence scheme named 'delayed precise invalidation' (DPI). DPI is based on compiler-time markings of references and a hardware local invalidation of stale data in parallel and selectively. With a small amount of additional hardware and a small set of cache management instructions, this scheme provides more cacheability and allows invalidation of partial elements in an array, overcoming some inefficiencies and deficiencies of previous software cache coherence schemes. |
URI: | http://hdl.handle.net/11536/1073 |
ISSN: | 1350-2387 |
期刊: | IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES |
Volume: | 143 |
Issue: | 5 |
起始頁: | 337 |
結束頁: | 344 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.