標題: | Failure of on-chip power-fall ESD clamp circuits during system-level ESD test |
作者: | Yen, Cheng-Cheng Ker, Ming-Dou 電機學院 College of Electrical and Computer Engineering |
公開日期: | 2007 |
摘要: | Four different on-chip power-rail electrostatic discharge (ESD) protection circuits, (1) with typical RC-triggered; (2) with NMOS+PMOS feedback; (3) with PMOS feedback; and (4) with cascaded PMOS feedback, have been designed and fabricated in a 0.18-mu m CMOS technology to investigate their susceptibility to system-level ESD test. During the system-level ESD test, where the ICs in a system have been powered up, the feedback loop used in the power-rail ESD clamp circuit provides the lock function to keep the main ESD device in a "latch-on" state. The latch-on ESD device, which is often designed with a larger device dimension to sustain high ESD level, conducts a huge current between the power lines to perform a latchup-like failure after the system-level ESD test. From the experimental results, two kinds of on-chip power-rail ESD clamp circuits with feedback structures are highly sensitive to transient-induced latchup-like failure than others. |
URI: | http://hdl.handle.net/11536/11423 http://dx.doi.org/10.1109/RELPHY.2007.369969 |
ISBN: | 978-1-4244-0918-1 |
DOI: | 10.1109/RELPHY.2007.369969 |
期刊: | 2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL |
起始頁: | 598 |
結束頁: | 599 |
顯示於類別: | 會議論文 |