完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Shih-Che | en_US |
dc.contributor.author | Kao, Yu-Han | en_US |
dc.contributor.author | Tai, Ya-Hsiang | en_US |
dc.date.accessioned | 2014-12-08T15:15:21Z | - |
dc.date.available | 2014-12-08T15:15:21Z | - |
dc.date.issued | 2006-11-25 | en_US |
dc.identifier.issn | 0040-6090 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/j.tsf.2006.07.127 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/11522 | - |
dc.description.abstract | Laser recrystallized low-temperature poly-silicon (LTPS) films have attracted attention for their application in thin-film transistors (TFTs), which are widely used in active matrix display. However, the degradation behavior of p-type LTPS TFTs is not quite clarified yet. In this paper, the instability mechanisms of p-channel LTPS TFTs under DC bias stress have been investigated. From the IV transfer curves, it was observed that LTPS TFT's mobility increases after stress at some bias conditions. This degradation is most likely caused by interface traps between the poly-Si thin film and the gate insulator, as well as the damaged junction of the drain from stress. In this work, the assumption is examined via C-V measurement. It is found that the C-GD curves of the stressed TFT slightly increase for the gate voltage smaller than the flat band voltage V-FB. However, the C-Gs curves of the stressed device are almost the same as those before stress. By employing simulation, it is found that the degradation of p-type TFTs under this stress condition is mainly caused by the trapped charges at the interface between the gate and the drain region, which is generated by the high voltage difference applied during DC bias stress. (c) 2006 Elsevier B.V. All rights reserved. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | thin film transistor | en_US |
dc.subject | poly-Si | en_US |
dc.subject | LTPS | en_US |
dc.subject | p-type | en_US |
dc.subject | C-V (capacitance-voltage) measurement | en_US |
dc.title | Study on electrical degradation of p-type low-temperature polycrystalline silicon thin film transistors with C-V measurement analysis | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1016/j.tsf.2006.07.127 | en_US |
dc.identifier.journal | THIN SOLID FILMS | en_US |
dc.citation.volume | 515 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 1206 | en_US |
dc.citation.epage | 1209 | en_US |
dc.contributor.department | 光電工程學系 | zh_TW |
dc.contributor.department | 顯示科技研究所 | zh_TW |
dc.contributor.department | Department of Photonics | en_US |
dc.contributor.department | Institute of Display | en_US |
dc.identifier.wosnumber | WOS:000242639600071 | - |
顯示於類別: | 會議論文 |