Title: | High-kappa material sidewall with source/drain-to-gate non-overlapped structure for low standby power applications |
Authors: | Ma, Ming-Wen Chao, Tien-Sheng Kao, Kuo-Hsing Huang, Jyun-Siang Lei, Tan-Fu 電子物理學系 電子工程學系及電子研究所 Department of Electrophysics Department of Electronics Engineering and Institute of Electronics |
Keywords: | silicon-on-insulator (SOI);S/D extension shift;high-kappa offset spacer dielectric;fringing electric field |
Issue Date: | 1-Nov-2006 |
Abstract: | In this paper, fully depleted silicon-on-insulator (SOI) devices with source/drain extension shifts and a high-kappa offset spacers were investigated in detail. The calculated results show that the source/drain extension shift can decrease off-state leakage current I-off significantly by utilizing the extra electron barrier height in the source/drain extension shift region to reduce standby power dissipation. However, the on-state driving current In is also sacrificed simultaneously. To overcome this drawback, a high-kappa offset spacer is used to increase the on-state driving current I-on effectively by enhancing the vertical fringing electric field which elevates the channel voltage drop and reduces series resistance. |
URI: | http://dx.doi.org/10.1143/JJAP.45.8656 http://hdl.handle.net/11536/11632 |
ISSN: | 0021-4922 |
DOI: | 10.1143/JJAP.45.8656 |
Journal: | JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS |
Volume: | 45 |
Issue: | 11 |
Begin Page: | 8656 |
End Page: | 8658 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.