標題: Spatial and energetic distribution of border traps in the dual-layer HfO2/SiO2 high-k gate stack by low-frequency capacitance-voltage measurement
作者: Wu, Wei-Hao
Tsui, Bing-Yue
Chen, Mao-Chieh
Hou, Yong-Tian
Jin, Yin
Tao, Hun-Jan
Chen, Shih-Chang
Liang, Mong-Song
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 16-十月-2006
摘要: Threshold voltage instability measured by the pulse current-voltage technique has been recognized as the transient charging and discharging of the preexisting bulk traps in Hf-based high-k gate dielectrics, and these high-k traps or called border traps can instantly exchange charge carriers with the underlying Si substrate by tunneling through the thin interfacial oxide. Based on an elastic tunneling model through trapezoidal potential barriers, the spatial and energetic distribution of border traps in the HfO2/SiO2 high-k gate stack can be profiled as a smoothed, three-dimensional mesh by measuring the low-frequency capacitance-voltage characteristics of high-k metal-oxide-semiconductor capacitors with n-type Si substrate.
URI: http://dx.doi.org/10.1063/1.2364064
http://hdl.handle.net/11536/11671
ISSN: 0003-6951
DOI: 10.1063/1.2364064
期刊: APPLIED PHYSICS LETTERS
Volume: 89
Issue: 16
結束頁: 
顯示於類別:期刊論文


文件中的檔案:

  1. 000241405200078.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。