完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Horng-Chihen_US
dc.contributor.authorLee, Ming-Hsienen_US
dc.contributor.authorSu, Chun-Jungen_US
dc.contributor.authorShen, Shih-Wenen_US
dc.date.accessioned2014-12-08T15:15:40Z-
dc.date.available2014-12-08T15:15:40Z-
dc.date.issued2006-10-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2006.882033en_US
dc.identifier.urihttp://hdl.handle.net/11536/11700-
dc.description.abstractThe performance of thin-film transistors with a novel poly-Si nanowire channel prepared by solid-phase crystallization is investigated in this paper. As compared with conventional planar devices having self-aligned source/drain, the new devices show an improved ON-current per unit width and better control over the short channel effects. The major conduction mechanism of the OFF-state leakage is identified as the gate-induced drain leakage, and it is closely related to the source/drain implant condition and the unique device structure.en_US
dc.language.isoen_USen_US
dc.subjectleakageen_US
dc.subjectnanowires (NWs)en_US
dc.subjectplasma hydrogenationen_US
dc.subjectpoly-Sien_US
dc.subjectshort-channel effecten_US
dc.subjectthin-film transistor (TFT)en_US
dc.titleFabrication and characterization of nanowire transistors with solid-phase crystallized poly-Si channelsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2006.882033en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume53en_US
dc.citation.issue10en_US
dc.citation.spage2471en_US
dc.citation.epage2477en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000240926300008-
dc.citation.woscount27-
顯示於類別:期刊論文


文件中的檔案:

  1. 000240926300008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。