標題: An in-place architecture for the deblocking filter in H.264/AVC
作者: Cheng, Chao-Chung
Chang, Tian-Sheuan
Lee, Kun-Bin
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: deblocking filter;H.264/AVC;VLSI architecture design
公開日期: 1-Jul-2006
摘要: This brief presents an in-place computing design for the deblocking filter used in H.264/AVC video coding standard. The proposed in-placed computing flow reuses intermediate data as soon as data is available. Thus, the intermediate data storage is reduced to only the four 4 x 4 blocks instead of whole 16 x 16 macroblock. The resulting design can achieve 100 MHz with only 13.41K gate count and support real-time deblocking operation of 2K x IK@30 Hz video application when clocked at 73.73 MHz by using 0.25-mu m CMOS technology.
URI: http://dx.doi.org/10.1109/TCSII.2006.875323
http://hdl.handle.net/11536/12049
ISSN: 1057-7130
DOI: 10.1109/TCSII.2006.875323
期刊: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS
Volume: 53
Issue: 7
起始頁: 530
結束頁: 534
Appears in Collections:Articles


Files in This Item:

  1. 000239263900004.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.