Full metadata record
DC FieldValueLanguage
dc.contributor.authorHsieh, YBen_US
dc.contributor.authorKao, YHen_US
dc.date.accessioned2014-12-08T15:16:32Z-
dc.date.available2014-12-08T15:16:32Z-
dc.date.issued2006-06-01en_US
dc.identifier.issn0916-8524en_US
dc.identifier.urihttp://dx.doi.org/10.1093/ietele/e89-c.6.851en_US
dc.identifier.urihttp://hdl.handle.net/11536/12221-
dc.description.abstractA spread-spectrum clock generator (SSCG) using fractional-N phase-locked loop (PLL) with an extended range sigma-delta (Sigma Delta) modulator is presented in this paper. The proposed Sigma Delta modulator simply adds an extra output bit in the first stage modulator. It can enlarge the input range about three times as compared to the conventional modulator and solve the saturation problem when the input exceeds the boundary of the conventional modulator. A flexible digital modulation controller can generate center and down spread-spectrum modulation and each has spread ratios of 0.4%, 0.8%, 1.6% and 3.2%. The proposed SSCG has been fabricated in TSMC 0.35-mu m double-poly quadruple-metal CMOS process with output frequency of 300 MHz. The active area is 0.63 x 0.62 mm(2) and the power consumption is 17.5 mW.en_US
dc.language.isoen_USen_US
dc.subjectspread spectrumen_US
dc.subjectSigma Delta modulatoren_US
dc.subjectphase-locked loopen_US
dc.subjectfractional-Nen_US
dc.titleA spread-spectrum clock generator using fractional-N PLL with an extended range Sigma Delta modulatoren_US
dc.typeArticleen_US
dc.identifier.doi10.1093/ietele/e89-c.6.851en_US
dc.identifier.journalIEICE TRANSACTIONS ON ELECTRONICSen_US
dc.citation.volumeE89Cen_US
dc.citation.issue6en_US
dc.citation.spage851en_US
dc.citation.epage857en_US
dc.contributor.department傳播研究所zh_TW
dc.contributor.departmentInstitute of Communication Studiesen_US
dc.identifier.wosnumberWOS:000238234000027-
dc.citation.woscount5-
Appears in Collections:Articles