完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, Dah-Jia | en_US |
dc.contributor.author | Lin, Chien-Ching | en_US |
dc.contributor.author | Chen, Chih-Lung | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2014-12-08T15:16:42Z | - |
dc.date.available | 2014-12-08T15:16:42Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-0582-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/12312 | - |
dc.description.abstract | The ACS computation and the survivor memory are most power critical, consuming about 90% power in the Viterbi decoder. Based on the low power mechanisms, the scarce state transition (SST) technique and the variable truncation length, we present a Viterbi decoder for the MB-OFDM UWB applications. The SST scheme lowers state transition as well as signal switches in the ACS units. Moreover, the decoding with variable truncation length leads to the access reduction in the survivor memory. The experimental results show more than 30% power reduction under high SNRs as compared to those without SST and variable truncation length. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A low-power Viterbi decoder based on scarce state transition and variable truncation length | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2007 International Symposium on VLSI Design, Automation and Test (VLSI-DAT), Proceedings of Technical Papers | en_US |
dc.citation.spage | 99 | en_US |
dc.citation.epage | 102 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000247000000025 | - |
顯示於類別: | 會議論文 |