標題: A low power pulsed edge-triggered latch for survivor memory unit of Viterbi decoder
作者: Su, Wei-Li
Chiueh, Herming
Huang, Po-Tsang
Hwnag, Wei
電信工程研究所
Institute of Communications Engineering
公開日期: 2006
摘要: A low power pulsed edge-triggered latch based on the static edge-triggered latch (ETL) is presented for survivor memory (SMU) unit of Viterbi decoder for low power high speed wireless local area network (WLAN) applications. By reducing clock loading and transistor number, the proposed low swing static ETL has less clock loading, smaller cell area and power-delay product compared to traditional master-slave register. Moreover, a stage-reduced SMU is introduced later for saving both area and power consumption. The proposed low swing static ETL and stage-reduced SMU are designed and simulated in TSMC 0.13um standard CMOS process, and the operating clock frequency is at 1GHz.
URI: http://hdl.handle.net/11536/17420
http://dx.doi.org/10.1109/ICECS.2006.379848
ISBN: 978-1-4244-0394-3
DOI: 10.1109/ICECS.2006.379848
期刊: 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3
起始頁: 553
結束頁: 556
顯示於類別:會議論文


文件中的檔案:

  1. 000252489600138.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。