完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Kai-Chiangen_US
dc.contributor.authorLin, Ing-Chaoen_US
dc.contributor.authorWang, Yao-Teen_US
dc.contributor.authorYang, Shuen-Shiangen_US
dc.date.accessioned2015-07-21T11:20:26Z-
dc.date.available2015-07-21T11:20:26Z-
dc.date.issued2014-10-01en_US
dc.identifier.issn0278-0070en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCAD.2014.2334331en_US
dc.identifier.urihttp://hdl.handle.net/11536/123975-
dc.description.abstractPower gating is an effective way to reduce leakage power. This technique uses high V-th transistors, called sleep transistors, to turn off the power supply. However, sleep transistors suffer from the bias temperature instability (BTI) effect, resulting in an increased V-th, and reduced reliability. This paper proposes two BTI-aware sleep transistor sizing algorithms to reduce the total width of sleep transistors based on the distributed sleep transistor network structure. The proposed algorithms reduce total width by more than 16.08%. More area can be reduced if the BTI effect on both sleep and cluster transistors is considered.en_US
dc.language.isoen_USen_US
dc.subjectBTI effecten_US
dc.subjectpower gatingen_US
dc.subjectreliabilityen_US
dc.titleBTI-Aware Sleep Transistor Sizing Algorithm for Reliable Power Gating Designsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCAD.2014.2334331en_US
dc.identifier.journalIEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMSen_US
dc.citation.volume33en_US
dc.citation.issue10en_US
dc.citation.spage1591en_US
dc.citation.epage1595en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000344529700012en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文


文件中的檔案:

  1. 000344529700012.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。