標題: | Characteristics of a Novel Poly-Si P-Channel Junctionless Thin-Film Transistor With Hybrid P/N-Substrate |
作者: | Cheng, Ya-Chi Chen, Hung-Bin Su, Jun-Ji Shao, Chi-Shen Thirunavukkarasu, Vasanthan Chang, Chun-Yen Wu, Yung-Chun 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Junctionless (JL);thin-film transistor (TFT);omega-gate;nanowires (NWs) |
公開日期: | 1-二月-2015 |
摘要: | This letter for the first time proposes a hybrid P/N substrate as a poly-Si p-channel for junctionless thin-film transistor (JL-TFT) with nanowires and omega-gate structures. The hybrid P/N JL-TFT exhibits a high I-ON/I-OFF current ratio (>10(7)), a steep subthreshold swing of 64 mV/dec, and a low drain-induced barrier lowering value of 3 mV/V by reducing the effective channel thickness that is caused by the channel/substrate junction. In addition, the series resistance for novel P/N JL-TFT with channel thickness (T-ch) of 24 nm is 50 times smaller than conventional JL-TFT with T-ch = 12 nm. This hybrid P/N structure can break through the strict limitation of JL-TFT channel thickness. |
URI: | http://dx.doi.org/10.1109/LED.2014.2379673 http://hdl.handle.net/11536/124578 |
ISSN: | 0741-3106 |
DOI: | 10.1109/LED.2014.2379673 |
期刊: | IEEE ELECTRON DEVICE LETTERS |
Volume: | 36 |
起始頁: | 159 |
結束頁: | 161 |
顯示於類別: | Articles |