Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lai, Wei-Ting | en_US |
dc.contributor.author | Yang, Kuo-Ching | en_US |
dc.contributor.author | Hsu, Ting-Chia | en_US |
dc.contributor.author | Liao, Po-Hsiang | en_US |
dc.contributor.author | George, Thomas | en_US |
dc.contributor.author | Li, Pei-Wen | en_US |
dc.date.accessioned | 2019-04-03T06:38:34Z | - |
dc.date.available | 2019-04-03T06:38:34Z | - |
dc.date.issued | 2015-05-19 | en_US |
dc.identifier.issn | 1556-276X | en_US |
dc.identifier.uri | http://dx.doi.org/10.1186/s11671-015-0927-y | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/124805 | - |
dc.description.abstract | We report a first-of-its-kind, unique approach for generating a self-aligned, gate-stacking heterostructure of Ge quantum dot (QD)/SiO2/SiGe shell on Si in a single fabrication step. The 4-nm-thick SiO2 layer between the Ge QD and SiGe shell fabricated during the single-step process is the result of an exquisitely controlled dynamic balance between the fluxes of oxygen and silicon interstitials. The high-quality interface properties of our "designer" heterostructure are evidenced by the low interface trap density of as low as 2-4 x 10(11) cm(-2) eV(-1) and superior transfer characteristics measured for Ge-based metal-oxide-semiconductor field-effect transistors (MOSFETs). Thanks to the very thin interfacial SiO2 layer, carrier storage within the Ge QDs with good memory endurance was established under relatively low-voltage programming/erasing conditions. We hope that our unique self-aligned, gate-stacking heterostructure provides an effective approach for the production of next-generation, high-performance Ge gate/SiO2/SiGe channel MOSFETs. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Gate-stacking heterostructure | en_US |
dc.subject | SiGe channel | en_US |
dc.subject | Self-aligned | en_US |
dc.subject | Ge quantum dot | en_US |
dc.title | A Unique Approach to Generate Self-Aligned SiO2/Ge/SiO2/SiGe Gate-Stacking Heterostructures in a Single Fabrication Step | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1186/s11671-015-0927-y | en_US |
dc.identifier.journal | NANOSCALE RESEARCH LETTERS | en_US |
dc.citation.volume | 10 | en_US |
dc.citation.spage | 0 | en_US |
dc.citation.epage | 0 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000354954100001 | en_US |
dc.citation.woscount | 6 | en_US |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.