完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLai, Wei-Tingen_US
dc.contributor.authorYang, Kuo-Chingen_US
dc.contributor.authorHsu, Ting-Chiaen_US
dc.contributor.authorLiao, Po-Hsiangen_US
dc.contributor.authorGeorge, Thomasen_US
dc.contributor.authorLi, Pei-Wenen_US
dc.date.accessioned2019-04-03T06:38:34Z-
dc.date.available2019-04-03T06:38:34Z-
dc.date.issued2015-05-19en_US
dc.identifier.issn1556-276Xen_US
dc.identifier.urihttp://dx.doi.org/10.1186/s11671-015-0927-yen_US
dc.identifier.urihttp://hdl.handle.net/11536/124805-
dc.description.abstractWe report a first-of-its-kind, unique approach for generating a self-aligned, gate-stacking heterostructure of Ge quantum dot (QD)/SiO2/SiGe shell on Si in a single fabrication step. The 4-nm-thick SiO2 layer between the Ge QD and SiGe shell fabricated during the single-step process is the result of an exquisitely controlled dynamic balance between the fluxes of oxygen and silicon interstitials. The high-quality interface properties of our "designer" heterostructure are evidenced by the low interface trap density of as low as 2-4 x 10(11) cm(-2) eV(-1) and superior transfer characteristics measured for Ge-based metal-oxide-semiconductor field-effect transistors (MOSFETs). Thanks to the very thin interfacial SiO2 layer, carrier storage within the Ge QDs with good memory endurance was established under relatively low-voltage programming/erasing conditions. We hope that our unique self-aligned, gate-stacking heterostructure provides an effective approach for the production of next-generation, high-performance Ge gate/SiO2/SiGe channel MOSFETs.en_US
dc.language.isoen_USen_US
dc.subjectGate-stacking heterostructureen_US
dc.subjectSiGe channelen_US
dc.subjectSelf-aligneden_US
dc.subjectGe quantum doten_US
dc.titleA Unique Approach to Generate Self-Aligned SiO2/Ge/SiO2/SiGe Gate-Stacking Heterostructures in a Single Fabrication Stepen_US
dc.typeArticleen_US
dc.identifier.doi10.1186/s11671-015-0927-yen_US
dc.identifier.journalNANOSCALE RESEARCH LETTERSen_US
dc.citation.volume10en_US
dc.citation.spage0en_US
dc.citation.epage0en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000354954100001en_US
dc.citation.woscount6en_US
顯示於類別:期刊論文


文件中的檔案:

  1. 9c802418df0b5198f4f675728177557a.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。