完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHu, Vita Pi-Hoen_US
dc.contributor.authorFan, Ming-Longen_US
dc.contributor.authorSu, Pinen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2015-07-21T08:31:27Z-
dc.date.available2015-07-21T08:31:27Z-
dc.date.issued2014-01-01en_US
dc.identifier.isbn978-1-4799-3432-4en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/124900-
dc.description.abstractThis paper evaluates the impacts of Read- and Write-Assist circuits on the GeOI FinFET 6T SRAM cells compared with the SOI counterparts. The Word-Line Under-Drive (WLUD) Read-Assist is more efficient to improve the Read Static Noise Margin (RSNM) and Read VMIN of FNSP GeOI FinFET SRAM cells compared with the SOI counterparts. GeOI FinFET SRAM cells with WLUD show smaller cell Read accesstime compared with the SOI FinFET SRAM cells at both 25 degrees C and 125 degrees C. Negative Bit-Line (NBL) Write-Assist is more efficient to improve the Write Static Noise Margin (WSNM) than VCS (cell supply) lowering for both GeOI and SOI FinFET SRAM cells. NBL Write-Assist shows larger WSNM improvement for GeOI FinFET SRAM cells than the SOI counterparts at 125 degrees C.en_US
dc.language.isoen_USen_US
dc.subjectRead-Assisten_US
dc.subjectWrite-Assisten_US
dc.subjectGeOI FinFETen_US
dc.subjectSRAMen_US
dc.subjectStatic Noise Marginen_US
dc.titleEvaluation of Read-and Write-Assist Circuits for GeOI FinFET 6T SRAM Cellsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage1122en_US
dc.citation.epage1125en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000346488600285en_US
dc.citation.woscount0en_US
顯示於類別:會議論文