完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Yi-Weien_US
dc.contributor.authorHong, Hao-Chiaoen_US
dc.date.accessioned2015-07-21T08:31:17Z-
dc.date.available2015-07-21T08:31:17Z-
dc.date.issued2014-01-01en_US
dc.identifier.isbn978-1-4799-3432-4en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/124902-
dc.description.abstractThis paper presents an all-digital phase locked loop (ADPLL) design that features fast frequency locking and a wide tuning range. The all-digital implementation makes the design well suit Gigascale systems in advanced technology. The proposed ADPLL first uses the Regula Falsi method to fast lock the output frequency. Then, a frequency tracking (FT) loop is enabled to stabilize the output frequency against environmental disturbance as conventional PLL does. A test chip has been fabricated in 90 nm CMOS. Measurement results show the proposed ADPLL locks in 7 cycles and provides output frequencies ranging from 460.1 MHz to 6.117 GHz.en_US
dc.language.isoen_USen_US
dc.titleA Fast-Locking All-Digital Phase Locked Loop in 90nm CMOS for Gigascale Systemsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage1134en_US
dc.citation.epage1137en_US
dc.contributor.department電機資訊學士班zh_TW
dc.contributor.departmentUndergraduate Honors Program of Electrical Engineering and Computer Scienceen_US
dc.identifier.wosnumberWOS:000346488600288en_US
dc.citation.woscount0en_US
顯示於類別:會議論文