完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Kuo-Chiang | en_US |
dc.contributor.author | Luo, Shien-Chun | en_US |
dc.contributor.author | Huang, Ching-Ji | en_US |
dc.contributor.author | Liu, Chih-Wei | en_US |
dc.contributor.author | Chu, Yuan-Hua | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.date.accessioned | 2015-07-21T08:31:16Z | - |
dc.date.available | 2015-07-21T08:31:16Z | - |
dc.date.issued | 2014-01-01 | en_US |
dc.identifier.isbn | 978-1-4799-3432-4 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/124908 | - |
dc.description.abstract | This paper presents a low-power hearing aid chip which operates under near-threshold voltage region to minimize energy consumption. The proposed variable-latency design technique compensates the performance degradation under ultra-low voltage, while the proposed FIR filter computing datapath improves the energy efficiency for filter bank computation in hearing aids. The hearing aid system composed of four heterogeneous processing elements to optimize the flexibility and power consumption. The overall system was fabricated in TSMC 65nm LP process. The measured results show that the power consumption achieves 500 mu W at 0.5V and 6 MHz. | en_US |
dc.language.iso | en_US | en_US |
dc.title | An Ultra-Low Voltage Hearing Aid Chip using Variable-Latency Design Technique | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | en_US |
dc.citation.spage | 2543 | en_US |
dc.citation.epage | 2546 | en_US |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000346488600633 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |