完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tsai, Hsiang-Jen | en_US |
dc.contributor.author | Chen, Chien-Chih | en_US |
dc.contributor.author | Yang, Keng-Hao | en_US |
dc.contributor.author | Yang, Ting-Chin | en_US |
dc.contributor.author | Huang, Li-Yue | en_US |
dc.contributor.author | Chung, Ching-Hao | en_US |
dc.contributor.author | Chang, Meng-Fan | en_US |
dc.contributor.author | Chen, Tien-Fu | en_US |
dc.date.accessioned | 2015-07-21T11:21:54Z | - |
dc.date.available | 2015-07-21T11:21:54Z | - |
dc.date.issued | 2014-01-01 | en_US |
dc.identifier.isbn | 978-1-4503-2730-5 | en_US |
dc.identifier.issn | 0738-100X | en_US |
dc.identifier.uri | http://dx.doi.org/10.1145/2593069.2593153 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/124921 | - |
dc.description.abstract | NVM has commonly been used to address increasingly large last-level caches (LLCs) requirements by reducing leakage. However, frequent data-writing operations result in increased energy consumption. In this context, a promising memory technology, Non-volatile SRAM (nvSRAM), enables normal and standby operation modes which can be used to store various types of data. However, nvSRAM suffers from high dynamic energy usage due to frequent switching between operation modes. In this paper, we propose a redundant store elimination (RSE) scheme which, on average, discards 94% of needless bit-write operations. Moreover, we present a retention-aware cache management policy to reduce data updates of cache blocks, based on the correlation between data lifetime and cache types. Experimental results demonstrate that our proposal can improve energy consumption of SRAM-based and RRAM-based LLCs by 57% and 31%, respectively. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Non-volatile SRAM | en_US |
dc.subject | Redundant store elimination | en_US |
dc.subject | Energy reduction | en_US |
dc.subject | On-chip cache architecture | en_US |
dc.subject | Memory structure | en_US |
dc.subject | Non-volatile memory | en_US |
dc.subject | Multi-core | en_US |
dc.title | Leveraging Data Lifetime for Energy-Aware Last Level Non-Volatile SRAM Caches using Redundant Store Elimination | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1145/2593069.2593153 | en_US |
dc.identifier.journal | 2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC) | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000346506400037 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |