完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Meng-Ling | en_US |
dc.contributor.author | Tsai, Tu-Hsiung | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.contributor.author | Chen, Shi-Hao | en_US |
dc.date.accessioned | 2015-07-21T08:30:53Z | - |
dc.date.available | 2015-07-21T08:30:53Z | - |
dc.date.issued | 2014-01-01 | en_US |
dc.identifier.isbn | 978-1-4799-2816-3 | en_US |
dc.identifier.issn | 2153-6961 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/125047 | - |
dc.description.abstract | In current chip and package designs, it is a bottleneck to simultaneously optimize both pin assignment and pin routing for different design domains (chip, package, and board). Usually the whole process costs a huge manual effort and multiple iterations thus reducing profit margin. Therefore, we propose a fast heuristic chip-package co-design algorithm in order to automatically obtain a bump assignment which introduces high routability both in RDL routing and substrate routing (100% in our real case). Experimental results show that the proposed method (inspired by board escape routing algorithms) automatically finishes bump assignment, RDL routing and substrate routing in a short time, while the traditional co-design flow requires weeks even months. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Routability-Driven Bump Assignment for Chip-Package Co-Design | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC) | en_US |
dc.citation.spage | 519 | en_US |
dc.citation.epage | 524 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000350791700095 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |