標題: | A Disturb-Free Subthreshold 9T SRAM Cell With Improved Performance and Variation Tolerance |
作者: | Lu, Chien-Yu Chuang, Ching-Te 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-一月-2013 |
摘要: | This paper presents a novel subthreshold 9T SRAM cell with row-based Word-Line (WL) and column-based data-aware Write Word-Lines (WWLs). The decoupled Read port and cross-point Write structure provide a disturb-free cell and facilitate bit-interleaving architecture to improve soft error immunity. Compared with a previous cross-point Write 9T subthreshold SRAM cell reported in the literature, the proposed 9T SRAM cell offers comparable stability with improved Read performance and variation-tolerance. Monte Carlo simulations based on UMC 40nm Low-Power (40LP) technology indicate that the BL access time improves by 15.35% to 17.37%, and the variation (sigma of BL access time) improves by 5.12% to 9.22% for V-DD ranging from 0.3V to 0.6V. Based on a 72Kb SRAM macro design in UMC 40LP process, the proposed 9T cell achieves about 9% better chip access time (Ta) at SS corner for V-DD ranging from 0.3V to 0. 45V. |
URI: | http://hdl.handle.net/11536/125070 |
ISBN: | 978-1-4799-1166-0 |
ISSN: | 2164-1676 |
期刊: | 2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC) |
起始頁: | 325 |
結束頁: | 329 |
顯示於類別: | 會議論文 |