完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hu, Vita Pi-Ho | en_US |
dc.contributor.author | Fan, Ming-Long | en_US |
dc.contributor.author | Su, Pin | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2015-07-21T08:31:11Z | - |
dc.date.available | 2015-07-21T08:31:11Z | - |
dc.date.issued | 2013-01-01 | en_US |
dc.identifier.isbn | 978-1-4799-1360-2 | en_US |
dc.identifier.issn | en_US | |
dc.identifier.uri | http://hdl.handle.net/11536/125081 | - |
dc.description.abstract | This paper evaluates the impacts of Transient Voltage Collapse (TVC) Write-Assist on the GeOI and SOI FinFET SRAM cells with global and local random variations. With the TVC Write-Assist, the Write-ability and variation tolerance of GeOI and SOI FinFET SRAM cells are improved. The temperature dependence of data retention time is different between the GeOI and SOI FinFET SRAM cells. The maximum TVC Write-Assist pulse width constrained by the data retention failure is smaller in the GeOI FinFET SRAMs at 25 degrees C and becomes comparable at 125 degrees C compared with the SOI FinFET SRAMs. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Evaluation of Transient Voltage Collapse Write-Assist for GeOI and SOI FinFET SRAM Cells | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000350882400029 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |