完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHu, Vita Pi-Hoen_US
dc.contributor.authorFan, Ming-Longen_US
dc.contributor.authorSu, Pinen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2015-07-21T08:31:11Z-
dc.date.available2015-07-21T08:31:11Z-
dc.date.issued2013-01-01en_US
dc.identifier.isbn978-1-4799-1360-2en_US
dc.identifier.issnen_US
dc.identifier.urihttp://hdl.handle.net/11536/125081-
dc.description.abstractThis paper evaluates the impacts of Transient Voltage Collapse (TVC) Write-Assist on the GeOI and SOI FinFET SRAM cells with global and local random variations. With the TVC Write-Assist, the Write-ability and variation tolerance of GeOI and SOI FinFET SRAM cells are improved. The temperature dependence of data retention time is different between the GeOI and SOI FinFET SRAM cells. The maximum TVC Write-Assist pulse width constrained by the data retention failure is smaller in the GeOI FinFET SRAMs at 25 degrees C and becomes comparable at 125 degrees C compared with the SOI FinFET SRAMs.en_US
dc.language.isoen_USen_US
dc.titleEvaluation of Transient Voltage Collapse Write-Assist for GeOI and SOI FinFET SRAM Cellsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000350882400029en_US
dc.citation.woscount0en_US
顯示於類別:會議論文