Title: | Evaluation of Read-and Write-Assist Circuits for GeOI FinFET 6T SRAM Cells |
Authors: | Hu, Vita Pi-Ho Fan, Ming-Long Su, Pin Chuang, Ching-Te 電機工程學系 Department of Electrical and Computer Engineering |
Keywords: | Read-Assist;Write-Assist;GeOI FinFET;SRAM;Static Noise Margin |
Issue Date: | 1-Jan-2014 |
Abstract: | This paper evaluates the impacts of Read- and Write-Assist circuits on the GeOI FinFET 6T SRAM cells compared with the SOI counterparts. The Word-Line Under-Drive (WLUD) Read-Assist is more efficient to improve the Read Static Noise Margin (RSNM) and Read VMIN of FNSP GeOI FinFET SRAM cells compared with the SOI counterparts. GeOI FinFET SRAM cells with WLUD show smaller cell Read accesstime compared with the SOI FinFET SRAM cells at both 25 degrees C and 125 degrees C. Negative Bit-Line (NBL) Write-Assist is more efficient to improve the Write Static Noise Margin (WSNM) than VCS (cell supply) lowering for both GeOI and SOI FinFET SRAM cells. NBL Write-Assist shows larger WSNM improvement for GeOI FinFET SRAM cells than the SOI counterparts at 125 degrees C. |
URI: | http://hdl.handle.net/11536/124900 |
ISBN: | 978-1-4799-3432-4 |
ISSN: | 0271-4302 |
Journal: | 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) |
Begin Page: | 1122 |
End Page: | 1125 |
Appears in Collections: | Conferences Paper |