標題: ESD failure mechanisms of analog I/O cells in 0.18-mu m CMOS technology
作者: Ker, MD
Chen, SH
Chuang, CH
電機學院
College of Electrical and Computer Engineering
關鍵字: analog I/O;electrostatic discharge (ESD);failure mechanism;input/output (I/O) cell;power-rail ESD clamp device
公開日期: 1-三月-2006
摘要: Different electrostatic discharge (ESD) protection schemes have been investigated to find the optimal ESD protection design for an analog input/output (I/O) buffer in 0.18-mu m 1.8- and 3.3-V CMOS technology. Three power-rail ESD clamp devices were used in power-rail ESD clamp circuits to compare the protection efficiency in analog I/O applications, namely: 1) gate-driven NMOS; 2) substrate-triggered field-oxide device, and 3) substrate-triggered NMOS with dummy gate. From the experimental results, the pure-diode ESD protection devices and the power-rail ESD clamp circuit with gate-driven NMOS are the suitable designs for the analog I/O buffer in the 0.18-mu m CMOS process. Each ESD failure mechanism was inspected by scanning electron microscopy photograph in all the analog I/O pins. An unexpected failure mechanism was found in the analog I/O pins with pure-diode ESD protection design under ND-mode ESD stress. The parasitic n-p-n bipolar transistor between the ESD clamp device and the guard ring structure was triggered to discharge the ESD current and cause damage under ND-mode ESD stress.
URI: http://dx.doi.org/10.1109/TDMR.2006.871414
http://hdl.handle.net/11536/12520
ISSN: 1530-4388
DOI: 10.1109/TDMR.2006.871414
期刊: IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY
Volume: 6
Issue: 1
起始頁: 102
結束頁: 111
顯示於類別:期刊論文


Files in This Item:

  1. 000236944800015.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。