完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCho, CYSen_US
dc.contributor.authorChen, MJen_US
dc.contributor.authorChen, CFen_US
dc.contributor.authorTuntasood, Pen_US
dc.contributor.authorFan, DTen_US
dc.contributor.authorLiu, TYen_US
dc.date.accessioned2014-12-08T15:17:10Z-
dc.date.available2014-12-08T15:17:10Z-
dc.date.issued2006-03-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2005.863764en_US
dc.identifier.urihttp://hdl.handle.net/11536/12531-
dc.description.abstractA self-aligned sidewall split-gate Flash memory cell is fabricated with overerase immunity. Particularly, the sidewall corner of the floating-gate is deliberately rounded to release the electric field lines encountered in the poly-to-poly erase. The unit cell size of 12.7 F-2 (F is the feature size), formed in a 32-Mb NOR architecture, and the acceptable erase speed of 20 ms for block erase (512 K bits, 16 pages) are quite competitive. Endurance cycles up to 105 confirm the novel cell to be highly reliable as compared with the conventional source-side erase scheme. The bake experiment at 250 degrees C before and after program/erase cycles indicates the cell not only free of extrinsic defects in the manufacturing process but also experiencing excellent retention characteristics. Disturb effects during the programming and read-out operations are examined in detail and the operating conditions for disturbs inhibition are readily determined. We eventually elaborate on the differences between the proposed cell structure and existing ones, as well as on the NAND architecture application.en_US
dc.language.isoen_USen_US
dc.subjectflash memoryen_US
dc.subjectMOSFETsen_US
dc.subjectNANDen_US
dc.subjectNORen_US
dc.subjectovereraseen_US
dc.subjectpoly eraseen_US
dc.subjectsidewallen_US
dc.subjectsource-side injectionen_US
dc.subjectsplit-gateen_US
dc.titleA novel self-aligned highly reliable sidewall split-gate flash memoryen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2005.863764en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume53en_US
dc.citation.issue3en_US
dc.citation.spage465en_US
dc.citation.epage473en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000235585700009-
dc.citation.woscount14-
顯示於類別:期刊論文


文件中的檔案:

  1. 000235585700009.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。