完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, Chia-Lung | en_US |
dc.contributor.author | Chen, Chih-Lung | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2015-12-02T02:59:29Z | - |
dc.date.available | 2015-12-02T02:59:29Z | - |
dc.date.issued | 2015-10-01 | en_US |
dc.identifier.issn | 1549-8328 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSI.2015.2471575 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/128258 | - |
dc.description.abstract | In this paper, a design approach for architecture-aware nonbinary low-density parity-check convolutional codes (NB-LDPC-CCs) is presented to jointly optimizes the code performance and decoder complexity for achieving high energy-efficiency decoder. The proposed NB-LDPC-CCs not only feature simple structure and low degree, but also compete with other published NB-LDPC-CCs on error-correction capability. With these codes, we present a memory-based layered decoder architecture, where the computation units and the scheduling of the computations are optimized to increase energy efficiency. To demonstrate the feasibility of proposed techniques, a time-varying (50,2,4) NB-LDPC-CC over GF(256) is constructed, and associated decoder is implemented in 90 nm CMOS. The code can reach BER = 10(-5) at SNR = 0.9 dB, and support multi code rates with puncturing. Comparing with the state-of-the-art designs, the proposed decoder can save 74% power under the same number of iterations, making it suitable for emerging Internet of Things (IoT) applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Convolutional codes | en_US |
dc.subject | error correction | en_US |
dc.subject | nonbinary low-density parity-check (NB-LDPC) convolutional codes | en_US |
dc.subject | VLSI | en_US |
dc.title | Jointly Designed Nonbinary LDPC Convolutional Codes and Memory-Based Decoder Architecture | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSI.2015.2471575 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | en_US |
dc.citation.volume | 62 | en_US |
dc.citation.issue | 10 | en_US |
dc.citation.spage | 2523 | en_US |
dc.citation.epage | 2532 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000362041100016 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |