完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chou, Fang-Ting | en_US |
dc.contributor.author | Chen, Chia-Min | en_US |
dc.contributor.author | Chen, Zong-Yi | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2015-12-02T03:00:57Z | - |
dc.date.available | 2015-12-02T03:00:57Z | - |
dc.date.issued | 2014-01-01 | en_US |
dc.identifier.isbn | 978-1-4799-5230-4 | en_US |
dc.identifier.issn | en_US | |
dc.identifier.uri | http://hdl.handle.net/11536/128600 | - |
dc.description.abstract | This paper presents a high-speed, low-glitch, and low-power design for a 10-bit binary-weighted current-steering digital-to-analog converter (DAC). Instead of using large input buffers, the proposed design uses variable-delay buffers to compensate for the delay difference among different bits, and to reduce high glitch energy from 132pVs to 1.36pVs during major code transition. The spurious free dynamic range (SFDR) has been improved over 10dB compared to the conventional DAC without variable-delay buffers. This chip was implemented in a standard 0.18um CMOS technology, occupies 1.1mm(2) core area, and dissipates 19mW from a single 1.8V power supply. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | DAC | en_US |
dc.subject | Binary-weighted | en_US |
dc.subject | variable-delay buffer | en_US |
dc.title | A Novel Glitch Reduction Circuitry for Binary-Weighted DAC | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS) | en_US |
dc.citation.spage | 240 | en_US |
dc.citation.epage | 243 | en_US |
dc.contributor.department | 電機資訊學士班 | zh_TW |
dc.contributor.department | Undergraduate Honors Program of Electrical Engineering and Computer Science | en_US |
dc.identifier.wosnumber | WOS:000361128200058 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |