完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Wei-Zenen_US
dc.contributor.authorYang, Yi-Hungen_US
dc.date.accessioned2015-12-02T03:00:57Z-
dc.date.available2015-12-02T03:00:57Z-
dc.date.issued2014-01-01en_US
dc.identifier.isbn978-1-4799-5230-4en_US
dc.identifier.issnen_US
dc.identifier.urihttp://hdl.handle.net/11536/128602-
dc.description.abstractA novel 8Gbps, 4:1 transition aware multiplexer (MUX) is proposed. The multiplexer core is basically a self-toggling TSPC flip-flop, which is deactivated when no data transition is detected. The high speed serial data is regenerated by gating the triggered clock. It combines the advantages of data retiming to eliminate deterministic jitter. Besides, the short clock-to-Q(b) delay enables high speed multiplexing. Power reduction can be achieved by deactivating the power hungry flip-flop thanks to the random probability of data transition. Fabricated in 55 nm CMOS technology, the core circuit occupies a chip area of 77 x 81 mu m(2) only. It dissipates 10.3 mW from a 1.2 V supply.en_US
dc.language.isoen_USen_US
dc.subjectmultiplexeren_US
dc.subjectTSPCen_US
dc.subjectdynamic flip flopen_US
dc.subjectclock gatingen_US
dc.titleAn 8 Gbps, 4:1 Transition-Aware Self-Toggling Multiplexeren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS)en_US
dc.citation.spage659en_US
dc.citation.epage662en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000361128200160en_US
dc.citation.woscount0en_US
顯示於類別:會議論文