標題: A quantum hydrodynamic simulation of strained nanoscale VLSI device
作者: Lo, Shih-Ching
Yu, Shao-Ming
資訊工程學系
Department of Computer Science
公開日期: 2006
摘要: Strained silicon field effect transistor (FET) has been known for enhancing carrier mobility. The stained Si channel thickness, the Si1-xGex composition fraction and the Si1-xGex layer thickness are three crucial parameters for designing strained Si/SiGe MOSFET. Mobility enhancement and device reliability may be unnecessarily conservative. In this paper, numerical investigation of drain current, gate leakage and threshold voltage for strained Si/SiGe MOSFET are simulated under different device profiles. According to our results, the optimal combination of parameters are as follows: stained Si channel thickness is 7 nm, Ge content is 20%, and the Si1-xGex layer thickness should be chosen between 20 similar to 50 nm.
URI: http://hdl.handle.net/11536/12907
ISBN: 3-540-34379-2
ISSN: 0302-9743
期刊: COMPUTATIONAL SCIENCE - ICCS 2006, PT 1, PROCEEDINGS
Volume: 3991
起始頁: 1038
結束頁: 1042
顯示於類別:會議論文