完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Jui, Pin-Chang | en_US |
dc.contributor.author | Wey, Chin-Long | en_US |
dc.contributor.author | Shiue, Muh-Tian | en_US |
dc.date.accessioned | 2016-03-28T00:04:17Z | - |
dc.date.available | 2016-03-28T00:04:17Z | - |
dc.date.issued | 2016-01-01 | en_US |
dc.identifier.issn | 1939-8018 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1007/s11265-015-0978-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/129501 | - |
dc.description.abstract | Constant multiplier performs a multiplication of a data-input with a constant value. Constant multipliers are essential components in various types of arithmetic circuits, such as filters in digital signal processor (DSP) units and they are prevalent in modern VLSI designs. This study presents efficient algorithms and their fast hardware implementation for performing multiplying-by-(2(k) +/- 1), or (2(k) +/- 1)N, operation with additions. No multiplications are needed. The value of (2(k) +/- 1)N can be computed by adding (+/- N) to its k-bits left-shifted value 2(k)N. The additions can be performed by the full-adder-based (FA-based) ripple carry adder (RCA) for simple architecture. This paper presents the unit cells for additions (UCAs). Results show that the UCA-based RCA achieves 34 % faster than the FA-based RCA. Further, in order to improve the speed performance with lower hardware cost, this paper also presents a simple and modular hybrid adder with the proposed UCA concept, where the hybrid adder takes the lower-bit carry lookahead adder (CLA) as a module and many of the CLA modules are serially connected in a fashion similar to the RCA. Results show that the proposed hybrid adder achieved speed performance improvement while maintaining its modular and regular structure. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Constant multiplier | en_US |
dc.subject | Ripple Carry Adder (RCA) | en_US |
dc.subject | Carry-Lookahead Adder(CLA) | en_US |
dc.subject | Hybrid Adder(HyA) | en_US |
dc.subject | Booth algorithm | en_US |
dc.title | Multiplication of a Constant (2(k) +/- 1) and Its Fast Hardware Implementation | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1007/s11265-015-0978-4 | en_US |
dc.identifier.journal | JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | en_US |
dc.citation.volume | 82 | en_US |
dc.citation.spage | 41 | en_US |
dc.citation.epage | 53 | en_US |
dc.contributor.department | 電機資訊學士班 | zh_TW |
dc.contributor.department | Undergraduate Honors Program of Electrical Engineering and Computer Science | en_US |
dc.identifier.wosnumber | WOS:000367682600004 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |