完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJui, Pin-Changen_US
dc.contributor.authorWey, Chin-Longen_US
dc.contributor.authorShiue, Muh-Tianen_US
dc.date.accessioned2016-03-28T00:04:17Z-
dc.date.available2016-03-28T00:04:17Z-
dc.date.issued2016-01-01en_US
dc.identifier.issn1939-8018en_US
dc.identifier.urihttp://dx.doi.org/10.1007/s11265-015-0978-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/129501-
dc.description.abstractConstant multiplier performs a multiplication of a data-input with a constant value. Constant multipliers are essential components in various types of arithmetic circuits, such as filters in digital signal processor (DSP) units and they are prevalent in modern VLSI designs. This study presents efficient algorithms and their fast hardware implementation for performing multiplying-by-(2(k) +/- 1), or (2(k) +/- 1)N, operation with additions. No multiplications are needed. The value of (2(k) +/- 1)N can be computed by adding (+/- N) to its k-bits left-shifted value 2(k)N. The additions can be performed by the full-adder-based (FA-based) ripple carry adder (RCA) for simple architecture. This paper presents the unit cells for additions (UCAs). Results show that the UCA-based RCA achieves 34 % faster than the FA-based RCA. Further, in order to improve the speed performance with lower hardware cost, this paper also presents a simple and modular hybrid adder with the proposed UCA concept, where the hybrid adder takes the lower-bit carry lookahead adder (CLA) as a module and many of the CLA modules are serially connected in a fashion similar to the RCA. Results show that the proposed hybrid adder achieved speed performance improvement while maintaining its modular and regular structure.en_US
dc.language.isoen_USen_US
dc.subjectConstant multiplieren_US
dc.subjectRipple Carry Adder (RCA)en_US
dc.subjectCarry-Lookahead Adder(CLA)en_US
dc.subjectHybrid Adder(HyA)en_US
dc.subjectBooth algorithmen_US
dc.titleMultiplication of a Constant (2(k) +/- 1) and Its Fast Hardware Implementationen_US
dc.typeArticleen_US
dc.identifier.doi10.1007/s11265-015-0978-4en_US
dc.identifier.journalJOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGYen_US
dc.citation.volume82en_US
dc.citation.spage41en_US
dc.citation.epage53en_US
dc.contributor.department電機資訊學士班zh_TW
dc.contributor.departmentUndergraduate Honors Program of Electrical Engineering and Computer Scienceen_US
dc.identifier.wosnumberWOS:000367682600004en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文