標題: Nano-meter Scaled Gate Area High-K Dielectrics with Trap-Assisted Tunneling and Random Telegraph Noise
作者: Lin, Po-Jui Jerry
Lee, Zhe-An Andy
Yao, Chih-Wei Kira
Lin, Hsin-Jyun Vincent
Watanabe, Hiroshi
資訊工程學系
電信工程研究所
Department of Computer Science
Institute of Communications Engineering
關鍵字: single-electron;simulation;random telegraph noise;trap-assisted tunneling;high-K dielectrics;interlayer suboxide
公開日期: 1-一月-2014
摘要: If the trap density is 10(12)cm(-2), then there are only one trap in 10nm x 10nm on average. Accordingly, three-dimensional simulation that is sensitive to the movement of sole electron is indispensable for carefully investigating the reliability issues related to local traps in future nano-electron devices. As a demonstration, we investigate Random Telegraph Noise (RTN) and Trap-Assisted Tunneling (TAT) at the same moment in 5nmx5nm gate area high-K dielectrics (EOT=0.8nm to 0.47nm). The simulation is carried out with respect to various gate biases, physical thickness of high-K, interlayer suboxide thickness, and dielectric constant of high-K. It is suggested that thinner suboxide and higher permittivity can suppress the increase of the leakage current which is caused by TAT.
URI: http://hdl.handle.net/11536/129768
ISBN: 978-1-4799-5288-5
ISSN: 1946-1569
期刊: 2014 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD)
起始頁: 241
結束頁: 244
顯示於類別:會議論文