完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsieh, Dong-Ru | en_US |
dc.contributor.author | Lin, Jer-Yi | en_US |
dc.contributor.author | Kuo, Po-Yi | en_US |
dc.contributor.author | Chao, Tien-Sheng | en_US |
dc.date.accessioned | 2017-04-21T06:55:58Z | - |
dc.date.available | 2017-04-21T06:55:58Z | - |
dc.date.issued | 2016-11 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2016.2611021 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/132828 | - |
dc.description.abstract | In this paper, the Pi-gate (PG) poly-Si junctionless (JL) and inversion mode (IM) FETs with a high aspect ratio (A.R. = channel thickness/channel width similar to 3.4) have been successfully fabricated and demonstrated by a method without using the costly lithography technique. This method has some advantages: 1) the thickness of channels can be controlled simply by thickness of poly-Si layer; 2) the shape of channels can be controlled effectively by rectangular silicon nitride (Si3N4) as hard masks; 3) the series resistance can be reduced by raised source/drain configurations; and 4) Si-compatible low thermal budget process. The PG polySi JL FETs show excellent electrical performance in terms of low gate overdrive voltage (V-G-V-TH = 2 V), extremely nearideal subthreshold swing (S.S.) similar to 68 mV/decade, steep average subthreshold swing (A.S.S.) similar to 73 mV/decade, smaller drain-induced barrier lowering similar to 9 mV/V, a higher ON/OFF current ratio similar to 1.1 x 10(8) (VD = 1 V), and a better field-effect mobility (mu(FE)) similar to 35 (cm(2)/Vs) as compared with PG poly-Si IM FETs. Thus, these devices are very promising for future 3-D integrated circuits applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 3-D integrated circuits (ICs) | en_US |
dc.subject | inversion mode (IM) | en_US |
dc.subject | junctionless (JL) | en_US |
dc.subject | Pi-gate (PG) | en_US |
dc.subject | poly-Si | en_US |
dc.title | High-Performance Pi-Gate Poly-Si Junctionless and Inversion Mode FET | en_US |
dc.identifier.doi | 10.1109/TED.2016.2611021 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 63 | en_US |
dc.citation.issue | 11 | en_US |
dc.citation.spage | 4179 | en_US |
dc.citation.epage | 4184 | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.identifier.wosnumber | WOS:000389340400005 | en_US |
顯示於類別: | 期刊論文 |