完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsieh, Dong-Ruen_US
dc.contributor.authorLin, Jer-Yien_US
dc.contributor.authorKuo, Po-Yien_US
dc.contributor.authorChao, Tien-Shengen_US
dc.date.accessioned2017-04-21T06:55:58Z-
dc.date.available2017-04-21T06:55:58Z-
dc.date.issued2016-11en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2016.2611021en_US
dc.identifier.urihttp://hdl.handle.net/11536/132828-
dc.description.abstractIn this paper, the Pi-gate (PG) poly-Si junctionless (JL) and inversion mode (IM) FETs with a high aspect ratio (A.R. = channel thickness/channel width similar to 3.4) have been successfully fabricated and demonstrated by a method without using the costly lithography technique. This method has some advantages: 1) the thickness of channels can be controlled simply by thickness of poly-Si layer; 2) the shape of channels can be controlled effectively by rectangular silicon nitride (Si3N4) as hard masks; 3) the series resistance can be reduced by raised source/drain configurations; and 4) Si-compatible low thermal budget process. The PG polySi JL FETs show excellent electrical performance in terms of low gate overdrive voltage (V-G-V-TH = 2 V), extremely nearideal subthreshold swing (S.S.) similar to 68 mV/decade, steep average subthreshold swing (A.S.S.) similar to 73 mV/decade, smaller drain-induced barrier lowering similar to 9 mV/V, a higher ON/OFF current ratio similar to 1.1 x 10(8) (VD = 1 V), and a better field-effect mobility (mu(FE)) similar to 35 (cm(2)/Vs) as compared with PG poly-Si IM FETs. Thus, these devices are very promising for future 3-D integrated circuits applications.en_US
dc.language.isoen_USen_US
dc.subject3-D integrated circuits (ICs)en_US
dc.subjectinversion mode (IM)en_US
dc.subjectjunctionless (JL)en_US
dc.subjectPi-gate (PG)en_US
dc.subjectpoly-Sien_US
dc.titleHigh-Performance Pi-Gate Poly-Si Junctionless and Inversion Mode FETen_US
dc.identifier.doi10.1109/TED.2016.2611021en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume63en_US
dc.citation.issue11en_US
dc.citation.spage4179en_US
dc.citation.epage4184en_US
dc.contributor.department電子物理學系zh_TW
dc.contributor.departmentDepartment of Electrophysicsen_US
dc.identifier.wosnumberWOS:000389340400005en_US
顯示於類別:期刊論文